Web Analytics
Part Datasheet Search > Logic ICs > 74HC164 Datasheet PDF
Images are for reference

74HC164 Datasheet PDF

Part Series:
74HC164 Series
Category:
Logic ICs
Description:
IC SHIFT REGST 8Bit SI-PO 14SOIC
Updated Time: 2023/01/13 01:24:28 (UTC + 8)

74HC164 Datasheet PDF Logic ICs

24 Pages
NXP
8Bit serial-in, parallel-out shift register
24 Pages
Philips
74HC/HCT164; 8Bit serial-in/parallel-out shift register
21 Pages
NXP
* Input levels: * For 74HC164: CMOS level * For 74HCT164: TTL level * Gated serial data inputs * Asynchronous master reset * Complies with JEDEC standard no. 7A * ESD protection: * HBM JESD22-A114F exceeds 2000V * MM JESD22-A115-A exceeds 200V. * Multiple package options * Specified from -40℃ to +85℃ and -40℃ to +125℃.
21 Pages
NXP
74HC Series 6V 8Bit Serial-In Parallel-Out Shift Register - SOIC-14
21 Pages
Nexperia
IC 8Bit SHIFT REGISTER 14-SSOP
21 Pages
NXP
Shift Register Single 8Bit Serial to Parallel 14Pin DHVQFN EP T/R
20 Pages
Nexperia
IC SHIFT REGST 8Bit SI-PO 14SOIC
20 Pages
Toshiba
Shift Register Single 8Bit Serial to Parallel 14Pin SOIC
20 Pages
Nexperia
Shift Register, HC Family, 74HC164, Serial to Parallel, 1Element, 8Bit, SOIC, 14Pins
20 Pages
Nexperia
IC SHIFT REGST 8Bit SI-PO 14SOIC
20 Pages
Nexperia
IC SHIFT REGISTER 8Bit DHVQFN14
20 Pages
NXP
NXP 74HC164N,652 Shift Register, 74HC164, Serial to Parallel, 1Element, 8Bit, DIP, 14Pins
20 Pages
Nexperia
IC 8Bit SHIFT REGISTER 14-TSSOP
19 Pages
NXP
Shift Register Single 8Bit Serial to Parallel 14Pin TSSOP T/R
11 Pages
Diodes
IC 8Bit SERIAL SHIFT REG 14-SOIC
10 Pages
Diodes
Shift Register Single 8Bit Serial to Parallel 14Pin PDIP Tube

74HC164D,653 - Nexperia Specifications

TYPE
DESCRIPTION
Mounting Style
Surface Mount
Number of Pins
14 Pin
Case/Package
SOIC-14
Number of Channels
8 Channel
Number of Positions
14 Position
show more

74HC164D,653 - Nexperia Function Overview

The 74HC164D is a 8-bit serial-in/parallel-out Shift Register features two serial data inputs (DSA and DSB), eight parallel data outputs (Q0 to Q7). Data is entered serially through DSA or DSB and either input can be used as an active high enable for data entry through the other input. Data is shifted on the low-to-high transitions of the clock (CP) input. A low on the master reset input (MR) clears the register and forces all outputs low, independently of other inputs. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
CMOS Input level
Gated serial data inputs
Asynchronous master reset
Complies with JEDEC standard No. 7A
show more
Part Datasheet PDF Search
Loading...
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.

Relate Parts