Web Analytics
Part Datasheet Search > Shift Registers > CD4035 Datasheet PDF
Images are for reference

CD4035 Datasheet PDF

Part Series:
CD4035 Series
Category:
Shift Registers
Description:
TEXAS INSTRUMENTS CD4035BE Shift Register, CD4035, Parallel to Serial, 1Element, 4Bit, DIP, 16Pins
Updated Time: 2023/01/13 02:30:52 (UTC + 8)

CD4035 Datasheet PDF Shift Registers

17 Pages
TI
Shift Register Single 4Bit Serial/Parallel to Parallel 16Pin SOIC Tube
17 Pages
TI
Shift Register Single 4Bit Serial/Parallel to Parallel 16Pin TSSOP T/R
17 Pages
TI
Shift Register Single 4Bit Serial/Parallel to Parallel 16Pin CDIP Tube
17 Pages
TI
Shift Register Single 4Bit Serial/Parallel to Parallel 16Pin SOIC T/R
17 Pages
TI
Shift Register Single 4Bit Serial/Parallel to Parallel 16Pin CDIP Tube
17 Pages
TI
Shift Register Single 4Bit Serial/Parallel to Parallel 16Pin SOIC Tube
17 Pages
TI
Shift Register Single 4Bit Serial/Parallel to Parallel 16Pin SOIC T/R
17 Pages
TI
Shift Register Single 4Bit Serial/Parallel to Parallel 16Pin TSSOP T/R
17 Pages
TI
IC SHIFT REG PIN/P-OUT 16-SOIC
17 Pages
TI
IC SHIFT REG PIN/P-OUT 16-TSSOP
17 Pages
TI
IC SHIFT REG PIN/P-OUT 16-SOIC
16 Pages
TI
IC SHIFT REG PIN/P-OUT 16-TSSOP
16 Pages
TI
Shift Register Single 4Bit Serial/Parallel to Parallel 16Pin TSSOP Tube
16 Pages
TI
IC SHIFT REG PIN/P-OUT 16SO
16 Pages
TI
IC SHIFT REG PIN/P-OUT 16SO
16 Pages
TI
IC SHIFT REG PIN/P-OUT 16SO

CD4035BE - TI Specifications

TYPE
DESCRIPTION
Mounting Style
Through Hole
Frequency
16.0 MHz
Number of Pins
16 Pin
Supply Voltage (DC)
15.0 V, 18.0 V (max)
Case/Package
PDIP-16
show more

CD4035BE - TI Function Overview

The CD4035BE is a 4-stage CMOS parallel in/parallel out Shift Register for synchronous parallel inputs to each stage and serial inputs to the first stage via JK\ logic. Register stages 2, 3 and 4 are coupled in a serial D flip-flop configuration when the register is in the serial mode (parallel/serial control low). parallel entry into each register stage is permitted when the parallel/serial control is high. In the parallel or serial mode information is transferred on positive clock transitions. When the TRUE/COMPLEMENT control is high, the true contents of the register are available at the output terminals. When the TRUE/COMPLEMENT control is low, the outputs are the complements of the data in the register. The TRUE/COMPLEMENT control functions asynchronously with respect to the clock signal. JK\ input logic is provided on the first stage serial input to minimize logic requirements particularly in counting and sequence-generation applications.
Synchronous parallel entry on all 4 stages
JK\ Inputs on first stage
Asynchronous true/complement control on all outputs
Static flip-flop operation, master-slave configuration
Buffered inputs and outputs
show more
Part Datasheet PDF Search
Loading...
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.

Relate Parts