Part Datasheet Search > TI > TMS320C6713 Datasheet PDF
Part 3D Model
$ 0
TMS320C6713 Datasheet PDF - TI
Manufacturer:
TI
Description:
FLOATING-POINT DIGITAL SIGNAL PROCESSORS
Pictures:
3D Model
Symbol
Footprint
Pinout
Product Pictures
Documentation:
TMS320C6713 Datasheet PDF
AiEMA has not yet included the datasheet for TMS320C6713
If necessary, please send a supplementary document request to the administrator
TMS320C6713 Datasheet PDF (148 Pages)
View Datasheet
Click page to view the detail
TMS320C6713 Function Overview
●The TMS320C67x DSPs (including the TMS320C6713 device) compose the floating-point DSP generation in the TMS320C6000 DSP platform. The C6713 device is based on the high-performance, advanced very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making this DSP an excellent choice for multichannel and multifunction applications.
●Operating at 225 MHz, the C6713C delivers up to 1350 million floating-point operations per second (MFLOPS), 1800 million instructions per second (MIPS), and with dual fixed-/floating-point multipliers up to 450 million multiply-accumulate operations per second (MMACS).
●The C6713 uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 4K-Byte direct-mapped cache and the Level 1 data cache (L1D) is a 4K-Byte 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 256K-Byte memory space that is shared between program and data space. 64K Bytes of the 256K Bytes in L2 memory can be configured as mapped memory, cache, or combinations of the two. The remaining 192K Bytes in L2 serves as mapped SRAM.
●The C6713 has a rich peripheral set that includes two Multichannel Audio Serial Ports (McASPs), two Multichannel Buffered Serial Ports (McBSPs), two Inter-Integrated Circuit (I2C) buses, one dedicated General-Purpose Input/Output (GPIO) module, two general-purpose timers, a host-port interface (HPI), and a glueless external memory interface (EMIF) capable of interfacing to SDRAM, SBSRAM, and asynchronous peripherals.
●The two McASP interface modules each support one transmit and one receive clock zone. Each of the McASP has eight serial data pins which can be individually allocated to any of the two zones. The serial port supports time-division multiplexing on each pin from 2 to 32 time slots. The C6713 has sufficient bandwidth to support all 16 serial data pins transmitting a 192 kHz stereo signal. Serial data in each zone may be transmitted and received on multiple serial data pins simultaneously and formatted in a multitude of variations on the Philips Inter-IC Sound (I2S) format.
●In addition, the McASP transmitter may be programmed to output multiple S/PDIF, IEC60958, AES-3, CP-430 encoded data channels simultaneously, with a single RAM containing the full implementation of user data and channel status fields.
●The McASP also provides extensive error-checking and recovery features, such as the bad clock detection circuit for each high-frequency master clock which verifies that the master clock is within a programmed frequency range.
●The two I2C ports on the TMS320C6713 allow the DSP to easily control peripheral devices and communicate with a host processor. In addition, the standard multichannel buffered serial port (McBSP) may be used to communicate with serial peripheral interface (SPI) mode peripheral devices.
●The TMS320C6713 device has two bootmodes: from the HPI or from external asynchronous ROM. For more detailed information, see the _bootmode_ section of this data sheet.
●The TMS320C67x DSP generation is supported by the TI eXpressDSP set of industry benchmark development tools, including a highly optimizing C/C++ Compiler, the Code Composer Studio Integrated Development Environment (IDE), JTAG-based emulation and real-time debugging, and the DSP/BIOS kernel.
● Highest-Performance Floating-Point Digital Signal Processor (DSP): C6713
● Eight 32-Bit Instructions/Cycle
● 32/64-Bit Data Word
● 225-, 200-MHz (GDP), and 200-, 167-MHz (PYP) Clock Rates
● 4.4-, 5-, 6-Instruction Cycle Times
● 1800/1350, 1600/1200, and 1336/1000 MIPS /MFLOPS
● Rich Peripheral Set, Optimized for Audio
● Highly Optimized C/C++ Compiler
● Extended Temperature Devices Available
● Advanced Very Long Instruction Word (VLIW) TMS320C67x DSP Core
● Eight Independent Functional Units:
● Two ALUs (Fixed-Point)
● Four ALUs (Floating- and Fixed-Point)
● Two Multipliers (Floating- and Fixed-Point)
● Load-Store Architecture With 32 32-Bit General-Purpose Registers
● Instruction Packing Reduces Code Size
● All Instructions Conditional
● Instruction Set Features
● Native Instructions for IEEE 754
● Single- and Double-Precision
● Byte-Addressable (8-, 16-, 32-Bit Data)
● 8-Bit Overflow Protection
● Saturation; Bit-Field Extract, Set, Clear; Bit-Counting; Normalization
● L1/L2 Memory Architecture
● 4K-Byte L1P Program Cache (Direct-Mapped)
● 4K-Byte L1D Data Cache (2-Way)
● 256K-Byte L2 Memory Total: 64K-Byte L2 Unified Cache/Mapped RAM, and 192K-Byte Additional L2 Mapped RAM
● Device Configuration
● Boot Mode: HPI, 8-, 16-, 32-Bit ROM Boot
● Endianness: Little Endian, Big Endian
● 32-Bit External Memory Interface (EMIF)
● Glueless Interface to SRAM, EPROM, Flash, SBSRAM, and SDRAM
● 512M-Byte Total Addressable External Memory Space
● Enhanced Direct-Memory-Access (EDMA) Controller (16 Independent Channels)
● 16-Bit Host-Port Interface (HPI)
● Two Multichannel Audio Serial Ports (McASPs)
● Two Independent Clock Zones Each (1 TX and 1 RX)
● Eight Serial Data Pins Per Port: Individually Assignable to any of the Clock Zones
● Each Clock Zone Includes:
● Programmable Clock Generator
● Programmable Frame Sync Generator
● TDM Streams From 2-32 Time Slots
● Support for Slot Size: 8, 12, 16, 20, 24, 28, 32 Bits
● Data Formatter for Bit Manipulation
● Wide Variety of I2S and Similar Bit Stream Formats
● Integrated Digital Audio Interface Transmitter (DIT) Supports:
● S/PDIF, IEC60958-1, AES-3, CP-430 Formats
● Up to 16 transmit pins
● Enhanced Channel Status/User Data
● Extensive Error Checking and Recovery
● Two Inter-Integrated Circuit Bus (I2C Bus) Multi-Master and Slave Interfaces
● Two Multichannel Buffered Serial Ports:
● Serial-Peripheral-Interface (SPI)
● High-Speed TDM Interface
● AC97 Interface
● Two 32-Bit General-Purpose Timers
● Dedicated GPIO Module With 16 pins (External Interrupt Capable)
● Flexible Phase-Locked-Loop (PLL) Based Clock Generator Module
● IEEE-1149.1 (JTAG) Boundary-Scan-Compatible
● 208-Pin PowerPAD Plastic (Low-Profile) Quad Flatpack (PYP)
● 272-BGA Packages (GDP and ZDP)
● 0.13-µm/6-Level Copper Metal Process
● CMOS Technology
● 3.3-V I/Os, 1.2-V Internal (GDP & PYP)
●TMS320C67x, VelociTI, and PowerPAD are trademarks of Texas Instruments.
●I2C Bus is a trademark of Philips Electronics N.V. Corporation
●All trademarks are the property of their respective owners.
●IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture.
●These values are compatible with existing 1.26V designs.
●TMS320C6000, eXpressDSP, Code Composer Studio, and DSP/BIOS are trademarks of Texas Instruments.
show more
TMS320C6713 Documents
TMS320 Documents
TI
Digital Signal Processing (DSP) Fixed-Point 16Bit 40MHz 40MIPS 100Pin LQFP
TI
Digital Signal Processing (DSP) Fixed-Point 32Bit 100MHz 100MIPS 100Pin LQFP
Part Datasheet PDF Search
Example: STM32F103
Loading...
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.
Relate Parts
Popular Parts
New Parts
BOM Matching ToolUpload BOM File
Matching parts
Alternative parts
Warning risks
Computing costs
File format: *.xlsx, *.xls, *.csv
Online 3D Gerber ViewerUpload Gerber File
Modeling in 15s
Preview PCB
40 types of layers
Preflight Risk
Support standard RS-274X file, accept zip rar or 7z