Web Analytics
Part Datasheet Search > Logic ICs > 74LVC1G07 Datasheet PDF
Images are for reference

74LVC1G07 Datasheet PDF

Part Series:
74LVC1G07 Series
Category:
Logic ICs
Description:
IC BUFFER OPEN DRAIN N-INV 5TSOP
Updated Time: 2023/01/13 01:50:42 (UTC + 8)

74LVC1G07 Datasheet PDF Logic ICs

19 Pages
Nexperia
IC BUFFER OPEN DRAIN N-INV 5TSOP
19 Pages
NXP
Single buffer O/D LV TSSOP5
19 Pages
NXP
SOT-753
19 Pages
NXP
Buffer/Driver 1CH Non-Inverting Open Drain CMOS 6Pin XSON T/R
19 Pages
Nexperia
Buffer/Driver 1CH Non-Inverting Open Drain CMOS 5Pin TSSOP
19 Pages
Nexperia
IC BUFFER OPEN DRAIN N-INV 6XSON
19 Pages
NXP
Buffer with open-drain output
19 Pages
NXP
Buffer/Driver 1CH Non-Inverting Open Drain CMOS 6Pin XSON T/R
18 Pages
Nexperia
IC BUFF OPEN DRAIN N-INV 5TSSOP
18 Pages
Diodes
74LVC Series 5.5V 32mA Single Buffer/Driver with Open Drain Output - DFN1410-6
17 Pages
Diodes
Buffer/Driver 1CH Non-Inverting Open Drain CMOS 6Pin X2-DFN T/R
17 Pages
Diodes
Buffer/Driver 1CH Non-Inverting Open Drain CMOS 6Pin X1-DFN T/R
15 Pages
TI
Buffer/Driver 1CH Non-Inverting Open Drain CMOS 5Pin SC-70 T/R
14 Pages
Nexperia
IC BUFF OPEN DRAIN N-INV 5TSSOP
14 Pages
NXP
Buffer/Driver 1CH Non-Inverting Open Drain CMOS 5Pin TSSOP T/R
12 Pages
Diodes
Buffer/Driver 1CH Non-Inverting Open Drain CMOS 5Pin SOT-553 T/R

74LVC1G07GV,125 - Nexperia Specifications

TYPE
DESCRIPTION
Mounting Style
Surface Mount
Number of Pins
5 Pin
Capacitance
5 pF
Case/Package
SOT-753
Output Current
32 mA
show more

74LVC1G07GV,125 - Nexperia Function Overview

The 74LVC1G07GV,125 is a non-inverting Buffer with open-drain output. The open drain output can be connected to other open-drain outputs to implement active-LOW wired-OR or active-HIGH wired-AND functions. Inputs can be driven from either 3.3/5V devices. This feature allows the use of this device in a mixed 3.3 and 5V environment. Schmitt-trigger action at all inputs makes the circuit tolerant for slower input rise and fall time. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.
High noise immunity
CMOS low power consumption
Direct interface with TTL levels
Complies with JEDEC standard
5V Tolerant input/output for interfacing with 5V logic
Latch-up performance exceeds 250mA
Inputs accept voltages up to 5V
show more
Part Datasheet PDF Search
Loading...
72,405,303 Parts Datasheet PDF, Update more than 5,000 PDF files ervery day.

Relate Parts